# INTERCONNECT APPLICATION NOTE # STRADA Whisper 4.5mm Connector Enhanced Backplane and Daughtercard Footprint Routing Guide # **Report # 32GC001** 01/26/2015 Rev 3.0 **STRADA Whisper Connector** #### **Table of Contents** | <u>Item</u> | | Page # | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | I. | INTRODUCTION | 2 | | II. | CONNECTOR OVERVIEW: STRADA WHISPER | 2 | | | A. Background | 3<br>3 | | III. | CONNECTOR DEFINITION | 4 | | | A. BACKPLANE and DAUGHTERCARD FOOTPRINTS 1. Drilled Hole Dimensions 2. Fabrication Technology 3. High Speed Via Design | 5<br>6 | | IV. | ROUTING | 11 | | | A. BACKPLANE and DAUGHTERCARD ROUTING 1. Routing Channels 2. 45-Degree Routing 3. Escape Routing 4. Layer Count Analysis 5. Layer Specific Routing | 12<br>13<br>13 | | V. | GENERAL | 18 | | | A. Pinout Recommendation B. Example Stackups and Material Characteristics C. Recommended Routing Techniques 1. Right-angle Bends | 18<br>19 | | VI. | PART PLACEMENT | 19 | | VII. | ADDITIONAL INFORMATION | 19 | | | A. Gigabit Research and General Application Notes B. Electrical Models C. Website | 19 | | <b>37111</b> | | 10 | # STRADA Whisper 4.5mm Connector Routing ## I. Introduction As engineers design systems that attempt to push serial speeds across backplane environments in the tens of gigabits per second range, the selection of the system's electrical connector becomes more significant. Electrical, mechanical, and manufacturing aspects of the connector must be considered simultaneously. At the board level these aspects combine with common board design practices to influence the design of the connector-to-board interface and how the board itself will be routed. The manner in which the connector is designed into the system can significantly impact the system's intended performance. TE has been actively researching these areas in an effort to help customers use the STRADA Whisper connector in multi-gigabit serial systems. The combination of interconnect research and intimate knowledge of the connector is presented to provide insight into the capability of a STRADA Whisper-based system design. Furthermore, this document provides specific design recommendations that will address layout, electrical performance, and manufacturability tradeoffs of the connector at the board level. # II. CONNECTOR OVERVIEW: STRADA WHISPER ## A. BACKGROUND **Figure 1: STRADA Whisper Connector** The STRADA Whisper connector is the first of the next generation of high speed backplane interconnects offered by TE. A revolutionary performance upgrade is a result of the extremely low noise characteristics of the individually shielded pairs which provide improved signal integrity and EMI performance over competitive products. The in-row "horizontal" pair orientation enables the STRADA Whisper connector to have zero intra-pair skew. #### 1. FEATURES - 40 Gb/s performance - Individual shielded pairs facilitate excellent signal integrity and EMI performance - Connector noise <1% @ 20 ps signal edge rate - Connector insertion loss < 1dB and "flat" past 25 GHz - Skewless in-pair - Optimized PCB footprint design - Continual signal pair balance throughout the connector - Daughtercard uses TE's Micro Action Pin (MAP) and eye of needle (EON) pressfit technologies - Backplane uses eye of needle (EON) press-fit technology - Compatible with existing card cage and connector mechanical envelopes - Redundant points of contact in mating interface #### 2. APPLICATIONS Designed for high speed or high signal quality applications that require serial data rates up to 40 Gb/s with superior signal integrity performance. #### **B. TYPICAL IMPLEMENTATIONS** #### 1. RIGHT-ANGLE DIFFERENTIAL STRADA Whisper is a high-speed connector that is typically implemented in differential applications. Although it can be implemented in single-ended applications as well, some additional grounding may be required depending upon the application. The variety of application spaces in which STRADA Whisper can be used are numerous, so the most common implementation space is described below. STRADA Whisper is available in various pair count configurations. In this document the 8-pair configuration will be used as an example. For the 8-pair configuration each differential column contains eight pairs in a 1.0" card-pitch module size. The connector has individually shielded pairs for excellent SI and EMI performance. # III. CONNECTOR DEFINITION The following sections describe the different STRADA Whisper backplane and daughtercard footprints. CAD models which include full mechanical dimensioning and tolerances are available for the STRADA Whisper connector and can be located at <a href="https://www.te.com">www.te.com</a>. For overall dimensions, please refer to the latest customer drawings for the specific part that you are using. For other related usage information, please refer to the application specification for the STRADA Whisper product family. #### A. BACKPLANE AND DAUGHTERCARD FOOTPRINTS Figure 2: STRADA Whisper Backplane Footprint Dimensions Figure 3 depicts the dimensions of the via locations in the daughtercard footprint. The footprints shown include optimized antipads for $100\Omega$ applications which will be described in greater detail later in this document. Figure 3: STRADA Whisper Daughtercard Footprint Dimensions #### 1. DRILLED HOLE DIMENSIONS The dimensions critical to routing of the STRADA Whisper backplane and daughtercard connectors are related to the hole pattern, or "footprint", of the connector. Table 1 is provided to quickly identify critical hole dimensions for the circuit board. These sizes may vary slightly depending on the surface finish as noted in the application specification. Table 1 provides typical hole size values. Although PCB drill bit manufacturers have 0.32mm and 0.42mm drill bits available, not all PCB fabricators stock every drill size. It is suggested to check the intended PCB fabricator to ensure that the required drill sizes are procured prior to fabrication. Given today's PCB fabrication capabilities for aspect ratio (the thickness of the PCB divided by the smallest drill diameter) boards with aspect ratios higher than ~12:1 can limit the number of fabricators that can successfully build the PCB in volume production. For the Whisper backplane footprint, with a drill hole size of 0.0165", a 0.200" thick PCB would have a 12:1 aspect ratio. For the Whisper daughtercard footprint, the signal drill hole size is 0.0126" and a 0.150" thick PCB would have a 12:1 aspect ratio. | Hole Dimension | Backplane Signal and GND Hole | Daughtercard<br>Signal (MAP) Hole | Daughtercard<br>GND Hole | |--------------------------|-------------------------------|-----------------------------------|--------------------------| | | Diameter mm (in.) | Diameter mm (in.) | Diameter mm (in.) | | Drill Hole Size | $0.420 \pm 0.435$ | $0.320 \pm 0.013$ | $0.420 \pm 0.013$ | | | $(0.0165 \pm 0.0171)$ | $(0.0126 \pm 0.0005)$ | $(0.0165 \pm 0.0005)$ | | Finished Hole Size | $0.344 \pm 0.046$ | $0.244 \pm 0.039$ | $0.344 \pm 0.039$ | | I mished Hole Size | $(0.0135 \pm 0.0018)$ | $(0.0096 \pm 0.0015)$ | $(0.0135 \pm 0.0015)$ | | Hole Copper Thickness | 0.0420 REF | $0.0380 \pm 0.013$ | $0.0380 \pm 0.013$ | | Tiole copper Tillekiless | (0.0165 REF) | $(0.0015 \pm 0.0005)$ | $(0.0015 \pm 0.0005)$ | **Table 1: Backplane and Daughtercard Connector Hole Dimensions** #### 2. FABRICATION TECHNOLOGY Other important dimensions for board layout are also determined by the capabilities of the circuit board fabricator. Current high-tech PCB industry fabrication technology (i.e. capability) requires minimum pad sizes ranging from D+8 mils through D+16 mils, where "D" is the diameter of the drilled hole size (1 mil, or 0.001", is 0.0254 mm). The resulting pad size for a given technology is typically defined as the minimum pad size required to maintain 0.05 mm (0.002") of annular ring for a given PCB manufacturer's capability. Annular ring is an industry standard measure of the clearance between the pad edge and worst-case drill edge after manufacturing. For the STRADA Whisper backplane footprint this requirement results in minimum pad sizes ranging from 0.622mm (0.0245") to 0.826 mm (0.0325"). For the STRADA Whisper daughtercard footprint this requirement results in minimum pad sizes ranging from 0.523 mm (0.0206") to 0.726 mm (0.0286"). Because STRADA Whisper is typically used in high speed or dense applications where routing issues are most significant, it is recommended that all pad dimensions be no larger than D+10 mil. The pad diameter may be optimized for specific project needs, and should be evaluated on a project and vendor basis. Designing with a D+8 mil technology PCB or smaller will improve electrical performance, but could mean reduced yields or breakout, potentially adding cost to the PCB or violating industry specification compliance. Designing with a larger than D+10 mil pad size reduces electrical performance by increasing the capacitance of the plated through-hole to nearby pads, vias and traces. Where possible, the largest appropriate pad size should be used to provide the PCB manufacturer with the greatest flexibility, thereby reducing overall system costs as long as it meets the performance requirements of the system. Note: The remainder of the document will assume a D+10 fabrication technology and a minimum pad to trace clearance of 0.127 mm (0.005") for calculating routing dimensions. #### a. PAD SIZE Based upon the D+10 mil fabrication recommendation, a 0.674 mm (0.0265") diameter pad should be used with all STRADA Whisper backplane connector signal pins on internal signal layers. A smaller diameter pad (D+6) is recommended on external layers. For higher-tech PCBs (D+8 mil) the pad would be 0.622 mm (0.0245"). A 0.574 mm (0.0226") diameter pad should be used with all STRADA Whisper daughtercard connector signal pins on internal signal layers. A smaller diameter pad (D+6) is recommended on external layers. For higher-tech PCBs (D+8 mil), the pad would be 0.523 mm (0.0206"). Table 2 summarizes different pad sizes for different manufacturing capabilities. | | | | Pad size | | | |----------------------|-----------|-------------|------------|-----------|-----------| | | High-tech | High-tech • | | | Low tech | | | D+8 | D+10 | D+12 | D+14 | D+16 | | BP Signal, BP GND & | 0.622 mm | 0.674 mm | 0.724 mm | 0.775 mm | 0.826 mm | | DC GND Pins (EON) | (0.0245") | (0.0265") | (0.0285") | (0.0305") | (0.0325") | | DC Signal Pins (MAP) | 0.523 mm | 0.574 mm | 0.625 mm | 0.676 mm | 0.726 mm | | | (0.0206") | (0.0226") | (0.0246'') | (0.0266") | (0.0286") | Table 2: Pad sizes for STRADA Whisper Connector #### b. Non-functional Pads The removal of non-functional internal pads will improve signal integrity and manufacturability of the PCB. However, some assembly facilities prefer that unused pads are retained in order to maintain hole integrity through various soldering processes. For electrical reasons it is recommended that unused pads be removed on internal layers. #### c. THERMAL RELIEFS Thermal reliefs are not required on ground or power pins, because the STRADA Whisper connector uses a press-fit technology. A direct connection to reference and power planes will offer the lowest inductance connection to the circuit board. #### d. ANTIPAD SIZE Antipads, or plane clearances (Figure 4), are required to separate signal holes from reference voltages to avoid shorting. Choosing the proper size of these clearances is critical in determining several other design parameters: signal integrity, EMI, voltage breakdown, and manufacturability. Determining the proper antipad size for STRADA Whisper depends upon system design goals. Several scenarios are described below. Figure 4: Antipad Illustration Antipad sizes are minimized: - To reduce noise by closely shielding adjacent pins with reference planes - To reduce EMI by minimizing aperture sizes in reference planes - To maintain a strong reference to ground for single-ended traces and ground referenced differential traces Antipad sizes are maximized: - To maximize voltage breakdown spacing between the pin and the reference plane - To increase manufacturability by reducing the chance of shorting. - To reduce reflections in a high-speed gigabit serial system by reducing the capacitive effect (if present) of the plated through-hole. In cases where antipads are minimized, the recommended antipad size is the pad diameter plus 0.254 mm (0.010"). This size maximizes trace coverage, while not risking shorting the plane to the barrel in the case of drill breakout. Using a minimal antipad will increase the capacitance of the via and could degrade system performance at high speeds. When antipads are maximized, the antipad geometry is dependent on the type of signals passing through the vias. The suggested antipad structure for differential signals encompasses two adjacent signal vias. This structure minimizes the via capacitance for both vias, while maintaining coupling between the two signals within the differential pair. The recommended antipad is designed to balance routable trace widths and associated ground coverage with the minimization of via capacitance. The antipad geometry may be adjusted to further optimize both, once a design specific trace geometry and fabrication technology is determined. Figure 5 and Table 3 detail the recommended standard and antipad reduction dimensions for the STRADA Whisper backplane connector. An antipad reduction is a smaller sized antipad that is used on layers above and below trace routing to increase performance by avoiding an inductive breakout from the via. These resulting antipad dimensions of 2.228 mm (.0877") x 1.826 mm (.0719") represent a geometry which maximizes routable trace widths and associated ground coverage, yet maintains a level of performance intended for high-speed $100\Omega$ designs. Routing geometries that are achievable are discussed further in section IV. A board design that does not use a D+10 pad sizing, may result in a difference in the antipad height "A". A board design that requires more of a routing channel (routable space between columns) should use a smaller antipad width "E", however the via capacitance will increase, thereby reducing the performance of the vias. Alternatively, a board design that doesn't require as much routing channel as described below may improve the footprint performance by increasing the antipad height "E". Figure 5: Backplane Standard and Antipad Reduction Geometries | Dimension | Value mm (in.) | |-------------|----------------| | A (Height) | 2.228 (0.0877) | | В | 1.613 (0.0635) | | С | 0.248 (0.0098) | | D | 1.315 (0.0518) | | E (Width) | 1.826 (0.0719) | | F | 0.127 (0.0050) | | Pad (Diam.) | 0.673 (0.0265) | | G | 0.127 (0.0050) | **Table 3: Backplane Standard and Antipad Reduction Dimensions** Figure 6 and Table 4 detail the recommended antipad dimensions for the daughtercard connector. These resulting antipad dimensions of 2.028mm (.0798") x 1.327 mm (.0522") represent a geometry which maximizes routable trace widths and associated ground coverage. A board design that does not use a D+10 pad sizing, may result in a difference in the antipad height "A". A board design that requires more of a routing channel (routable space between columns) should use a smaller antipad width "C", however the via capacitance will increase. The daughtercard antipad size should not be increased above the specified values, otherwise the footprint impedance is likely to exceed $100\Omega$ . Routing geometries that are achievable with this geometry are discussed further in section IV. Figure 6: Daughtercard Antipad Geometry | Dimension | Value mm (in.) | |-------------|----------------| | A (Height) | 2.028 (0.0798) | | В | 1.752 (0.0690) | | C (Width) | 1.353 (0.0532) | | D | 0.776 (0.0305) | | Е | 0.182 (0.0072) | | F | 0.152 (0.0060) | | G | 0.127 (0.0050) | | Pad (Diam.) | 0.574 (0.0226) | **Table 4: Daughtercard Antipad Dimensions** The recommended antipad size on power planes should be the same or greater than the antipads on the ground planes. However, if the planes are hazardous high voltage power, noisy, or are tightly spaced with small dielectrics separating the planes it is recommended to completely remove the planes within the connector pinfield. #### 3. HIGH SPEED VIA DESIGN At gigabit speeds, one of the limiting factors in system design is the effect caused by the via stub in the board. A via stub is the portion of the via that is not in series with the transmission path of the signal, as shown in Figure 7. At high frequencies, this parallel path creates a significant capacitive discontinuity, Figure 7: Via Stub which degrades the throughput of the link. Although it has a small impact at lower frequencies, this stub typically becomes critical at speeds greater than 3.125 Gbps. STRADA Whisper was designed to allow for various techniques to be applied to treat the via and remove the stub, without impacting the press-fit contact in the hole. When the connector is fully seated, the bottom tip of the eye of needle (EON) pins and the micro-action pin (MAP) tails extend slightly beyond 1.0 mm (0.039") into the hole. Because the connector only requires 1.0 mm (0.039") of via length, beyond that depth, various techniques can be employed to modify the via to eliminate the stub. Consult your board fabrication facility regarding their capabilities for these techniques. #### Figure 8: Counterbored Via #### a. COUNTERBORING (I.E. BACKDRILLING) Counterboring is a technique that has been used for years by the microwave industry to treat vias in microwave designs. With digital signaling approaching microwave frequencies, similar techniques can be employed to enhance the signal integrity of a link. Counterboring is performed as one of the final steps in the board manufacturing process. After the multilayer board is laminated, drilled, and plated, designated holes are controldepth drilled to remove any via stub that is present. This controlled-depth drill should allow a minimum length of barrel to remain in the hole to allow the eye-of-needle to engage the via. Figure 8 illustrates a counterbored via. The minimum remaining via depth (after counterboring) is 1.0 mm (0.039") for both the EON and MAP pins. For routing that occurs on layers above this minimum, a stub will exist and will degrade the throughput of the link. #### b. BLIND VIAS An alternative approach that is equally as effective as counterboring is the use of blind vias. Like counterboring, care must be taken to ensure that the depth of the blind via is sufficient to fully engage the eye-of-needle and accommodate the entirety of the pin tip. Due to the additional operations needed in manufacturing for blind vias manufacturing costs will be higher than a typical multilayer board with the same number of layers. Care should be taken to ensure successful cleaning of the via such that long-term reliability is maintained. Figure 9 illustrates a blind via. Consult Product Engineering for via depth guidance. Figure 9: Blind Via ## IV. ROUTING The STRADA Whisper connector can be used for both single-ended and differential signals, however only the more common routing of differential signals will be examined. Since the backplane and daughtercard footprints are different, the routing for each footprint will be discussed separately. The drawings in the following sections can be located at <a href="https://www.te.com">www.te.com</a>. #### A. BACKPLANE AND DAUGHTERCARD ROUTING #### 1. ROUTING CHANNELS The connector's routing channel is defined by the space between adjacent vias in the connector pinfield that is available for trace routing. Typical routing is implemented horizontally (between columns of vias), as shown in Figure 10 and Figure 11. In board materials with dielectric constant values in the 3 to 4 range, these geometries will provide well matched common and differential impedances in typical board stackups. These differential trace geometries allow 8-mil ground drill to trace clearance. In this example straight routing is shown for 6-mil wide lines with 9-mil spacing and 7-mil wide lines and 7-mil spacing. Although other differential geometries will fit within the routing channel, care should be taken if increasing the trace width and spacing from these recommendations due to manufacturing tolerances that could affect electrical performance. While the examples shown are for a straight route, jogged routing is also possible. When using pair geometries different than the examples shown, it is advised to bias the pair away from the antipad (not centered in the channel), while maintaining recommended spacings to the column of ground vias that is shared between adjacent routing channels. With a D+10 mil pad size, the remaining space allows for a maximum of 12-14 mil wide differential lines for jogged traces. When implemented the minimum edge-of-trace to edge-of-trace spacing between pairs should be approximately .3512mm (.0138") on the backplane and .5504mm (.0217") on the daughtercard. This minimum distance will increase as the jog angles are reduced. Figure 10: Backplane Channel Routing Options Figure 11: Daughtercard Channel Routing Vertical routing is also possible through the STRADA Whisper pinfield, but this type of routing should be performed with care to avoid routing over openings in the ground plane. When vertical routing is required, antipads should be reduced to provide appropriate coverage for signals. Note that this practice will increase the capacitance of associated vias and will typically decrease the throughput of those vias. #### 2. 45-DEGREE ROUTING As noted in the previous section 30° and 25° angles are ideally used in the routing channel to match the antipad geometry. 45° routing can also be implemented with sufficiently small differential trace geometries, or with minor signal degradation as long as the antipads are adjusted to maintain the same trace to antipad and trace to ground clearances. #### 3. ESCAPE ROUTING The recommended escape routing from the connector pin has been designed in a way that results in zero skew in the differential trace. Figure 12 illustrates the escape routing for a differential pair consisting of signal vias marked as 1 and 2. Escape routing for via 1 runs from point A (on its corresponding pad) to point B. Similarly, escape routing for via 2 runs from point C on its pad to point D. Notice that point B and D coincide with a straight reference line passing through the center of the ground vias between differential via pairs. The physical route length of the trace between point A and B should be equal to the physical length of the trace between point C and D. The initial width, starting at the via, of the escape traces between A and B as well as between C and D, should be equal to the value which provides a single ended trace impedance of 50 Ohms for the given stack-up and the dielectric properties. However, the trace width can be reduced to allow the impedance to increase by 10% to 55 Ohms to compensate for the low impedance of the pad and breakout region. As the escape traces come closer to each other, their widths should be changed to the width of the differential traces in the rest of the system beyond points B and D. It is recommended to transition the trace width at that point where the spacing between the single-ended traces becomes the same as the spacing between the legs of the differential pair. At no point should any portion of the trace pair have a spacing smaller than the differential spacing. Not only should the physical route length of the trace between point A and B be equal to the physical length of the trace between point C and D, but also the lengths of the singleended portions of both legs should be equal. Since the physical length of the differential traces beyond points B and D are equal, having ensured equal length escape traces between point A and B and between point C and D, ensures that the overall routing from a via pair to the destination via pair is electrically skew-less. As with all routing, escape traces should maintain a minimum manufacturing distance between trace edges and ground vias of 0.2mm (.008"). As mentioned in Section III.A.2.d, it should be noted that antipad reduction is necessary for the backplane footprint only on the layers above and below the layer where traces escape from the footprint vias, to provide ground coverage for the trace between point A and B. Figure 12: Example Breakout #### 4. LAYER COUNT ANALYSIS Figure 13 and Figure 14 illustrate the typical routing technique for the 8-pair backplane and daughtercard connectors. Typically the 8-pair connector is routed in 4 layers, because there are two available routing channels for each pair. By allowing routing out the end of the connector footprint, the layer count can be further reduced. Antipad reductions, shown in the vertical routing technique, are only necessary on layers above and below trace routing to avoid inductive breakout. For a 4-pair connector configuration, 2 layers or fewer are needed to route out, and for a 12-pair configuration 6 layers or fewer are needed. Figure 13: Typical Layer Count Breakdown for 8-pair Backplane Connector Figure 14: Typical Layer Count Breakdown for 8-pair Daughtercard Connector The STRADA Whisper connector can be routed out in less layers as shown in Figure 15. Shown in the picture, an 8-pair daughtercard connector is routed out in 3 layers instead of 4. Although some of the escape routing is not ideal, it is possible to reduce the amount of escape layers required. Figure 15: Reduced Layer Count Analysis for 8-pair Daughtercard Connector #### 5. LAYER SPECIFIC ROUTING Layer Specific Routing (LSR) is the use of a specific routing layer for each connector pair based upon performance criteria. It is recommended to implement LSR in order to reduce far end crosstalk in the via field. When counterboring or other stub removal techniques are used, this configuration reduces the amount of coupling of each signal via to its neighboring signals. Table 5 - Table 8 show examples of LSR configurations for both the backplane and daughtercard connectors when 4 or 6 routing layers are available. The value within the table represents the routing layer that each pair should reside on. Four or six columns of the connector are shown for reference, but the pattern continues for additional columns of the connector. | Pair | 1 | 2 | 3 | 4 | | |------|---|---|---|---|--------| | Н | 3 | 1 | 4 | 2 | | | G | 2 | 3 | 1 | 4 | | | F | 4 | 2 | 3 | 1 | | | E | 1 | 4 | 2 | 3 | REPEAT | | D | 3 | 1 | 4 | 2 | | | С | 2 | 3 | 1 | 4 | | | В | 4 | 2 | 3 | 1 | | | Α | 1 | 4 | 2 | 3 | | Table 5: 4-layer LSR recommendation for 8-pair backplane connector | Pair | 1 | 2 | 3 | 4 | _ | |------|---|---|---|---|--------| | Н | 1 | 1 | 1 | 1 | | | G | 1 | 1 | 1 | 1 | | | F | 2 | 2 | 2 | 2 | | | E | 2 | 2 | 2 | 2 | REPEAT | | D | 3 | 3 | 3 | 3 | | | С | 3 | 3 | 3 | 3 | | | В | 4 | 4 | 4 | 4 | | | Α | 4 | 4 | 4 | 4 | | Table 6: 4-layer LSR recommendation for 8-pair daughtercard connector | Pair | 1 | 2 | 3 | 4 | 5 | 6 | | |------|---|---|---|---|---|---|--------| | L | 1 | 4 | 3 | 5 | 2 | 6 | | | K | 6 | 3 | 4 | 2 | 5 | 1 | | | J | 2 | 6 | 1 | 4 | 3 | 5 | | | 1 | 5 | 1 | 6 | 3 | 4 | 2 | | | Н | 3 | 5 | 2 | 6 | 1 | 4 | | | G | 4 | 2 | 5 | 1 | 6 | 3 | REPEAT | | F | 1 | 4 | 3 | 5 | 2 | 6 | | | Е | 6 | 3 | 4 | 2 | 5 | 1 | | | D | 2 | 6 | 1 | 4 | 3 | 5 | | | С | 5 | 1 | 6 | 3 | 4 | 2 | | | В | 3 | 5 | 2 | 6 | 1 | 4 | | | Α | 4 | 2 | 5 | 1 | 6 | 3 | | Table 7: 6-layer LSR recommendation for 12-pair backplane connector | Pair | 1 | 2 | 3 | 4 | 5 | 6 | | |------|---|---|---|---|---|---|--------| | L | 1 | 1 | 1 | 1 | 1 | 1 | | | K | 1 | 1 | 1 | 1 | 1 | 1 | | | J | 2 | 2 | 2 | 2 | 2 | 2 | | | I | 2 | 2 | 2 | 2 | 2 | 2 | | | Н | 3 | 3 | 3 | 3 | 3 | 3 | | | G | 3 | 3 | 3 | 3 | 3 | 3 | REPEAT | | F | 4 | 4 | 4 | 4 | 4 | 4 | | | E | 4 | 4 | 4 | 4 | 4 | 4 | | | D | 5 | 5 | 5 | 5 | 5 | 5 | | | С | 5 | 5 | 5 | 5 | 5 | 5 | | | В | 6 | 6 | 6 | 6 | 6 | 6 | | | Α | 6 | 6 | 6 | 6 | 6 | 6 | | Table 8: 6-layer LSR recommendation for 12-pair daughtercard connector # V. GENERAL #### A. PINOUT RECOMMENDATION In order to reduce noise within the connector pinfield, an interstitial transmit and receive pin assignment is recommended. An interstitial pin assignment, similar to a checkerboard pinout, is an alternating pattern of transmit and receive signals as shown in Figure 16. **Figure 16: Interstitial Pinout** ### B. EXAMPLE STACKUPS AND MATERIAL CHARACTERISTICS The stack heights and material properties shown in Figure 17 and Figure 18 were used to achieve $100\Omega$ impedances for the 6-9-6 and 7-7-7 channel and escape routing scenarios illustrated in Section IV, for both backplane and daughtercard cases. Figure 17: 7-7-7 Routing Figure 18: 6-9-6 Routing # C. RECOMMENDED ROUTING TECHNIQUES #### 1. RIGHT-ANGLE BENDS It is recommended to avoid using right-angle bends (90°). Use of two 45° bends or radiused corners is recommended. Less sharp turns will minimize the impedance discontinuity resulting in a reduction of reflection on the signal at the bend. ## VI. PART PLACEMENT Part placement and spacing guidelines as well as associated up-to-date mechanical dimensions should be obtained in addition to this document. Placement related information is contained within the application specification, document #114-13282. The full mechanical dimensioning and tolerances are available for all versions of the STRADA Whisper connector within the customer drawing for the specific part number of interest. All of this information can be found at <a href="www.te.com">www.te.com</a>, and also by contacting either your local TE sales support or the appropriate contact listed below in Section VIII. ### VII. ADDITIONAL INFORMATION #### A. GIGABIT RESEARCH AND GENERAL APPLICATION NOTES More information regarding TE research into the transmission of electrical signals at gigabit speeds or general application notes is available for download at <a href="http://www.te.com/global-en/utilities/electrical-models.html">http://www.te.com/global-en/utilities/electrical-models.html</a>. #### B. ELECTRICAL MODELS Electrical S-parameter models for the STRADA Whisper may be requested at modeling@te.com. #### C. WEBSITE More information regarding the STRADA Whisper connector can be found on the web at <a href="https://www.te.com/products/stradawhisper">www.te.com/products/stradawhisper</a> ## VIII. CONTACT INFORMATION The following key contacts can be used to obtain additional information on the STRADA Whisper product family. | Technical Support Center | 1-800-522-6752 | www.te.com/help | |--------------------------|----------------|-----------------| | Eric Snyder, | (717) 986-7963 | ebsnyder@te.com | | Product Manager | | |